# AIC2873B



# 3A 17V Synchronous 100% Duty Cycle Step-Down Converter With AOT Control

#### **FEATURES**

- Adaptive On Time Control
- 100% Duty Cycle Mode
- Fast Transient Response
- Wide 4.5V to 17V Operating Input Range
- Output Adjustable from 0.9V to 5V
- 3A Continuous Output Current
- Pin-Selectable Output Voltage (Nominal, + 5%)
- Programmable Soft Start
- Quiescent Current of 40µA (Typical)
- Selectable Operating Frequency
- Power Good Output
- Short Circuit Protection
- Over Temperature Protection
- Over Voltage Protection with Latch
- Up to 94% efficiency
- Available in a QFN-16 (3x3x0.75-0.5) Package

### **APPLICATIONS**

- Standard 12-V Rail Supplies
- POL Supplies from Single or Multiple Li-Ion Batteries
- Mobile PC's, Tablets, Modems, Cameras
- Digital TV Power Supply
- Networking Home Terminal
- Set Top Box

# **APPLICATIONS CIRCUIT**

### DESCRIPTION

The AIC2873B is an easy-to-use synchronous step-down DC-DC converter optimized for applications with high power density. A high switching frequency of typically 1.25MHz allows the use of small inductors and provides fast transient response as well as high output voltage accuracy by use of the AOT control.

With wide operating input voltage range of 4.5V to 17V, the AIC2873B is ideally suited for systems powered from 5V or 12V intermediate power rails. It supports up to 3A continuous output current at output voltages from 0.9V to 5V (with 100% duty cycle mode).

The output voltage startup ramp can be controlled by the soft-start pin. Power sequencing is also possible by configuring the Enable and open-drain power good pins.

In power save mode, the AIC2873B draws quiescent current of about  $40\mu$ A from VIN. Power save mode, entered automatically if load is small, maintains high efficiency over the entire load range. In shutdown Mode, the AIC2873B is turned off and shutdown current consumption is less than  $2\mu$ A.

The AIC2873B is packaged in a QFN-16 (3x3x0.75-0.5).



#### AIC2873B Typical Application Circuit

1A1, 1 Li-Hsin 1<sup>st</sup> Rd., Science Park , Hsinchu 300, Taiwan , R.O.C.

TEL: 886-3-5772500

Si-Soft Research Center

FAX: 886-3-5772510

DS-2873BG-01 20190130

# <u>(I)</u> aic

### **ORDERING INFORMATION**



#### Example: AIC2873BGHFCTR

→ Green QFN-16 (3x3x0.75-0.5) Package and TAPE & REEL Packing Type



### ABSOLUTE MAXIMUM RATINGS

| PIN Voltage, AVIN, PVIN                |                        | 0.3V to 20V                                |
|----------------------------------------|------------------------|--------------------------------------------|
| PIN Voltage, EN                        |                        | 0.3V to V <sub>IN</sub> +0.3V              |
| PIN Voltage, SW                        |                        | 0.3V to $V_{\text{IN}}\text{+}0.3\text{V}$ |
| PIN Voltage, DEF, FSW, FB, PG, VOS, SS | 3                      | 0.3V to 7V                                 |
| Power Good Sink Current, PG            |                        | 10mA                                       |
| Junction Temperature                   |                        | 125°C                                      |
| Lead Temperature                       |                        | 260°C                                      |
| Storage Temperature Range              |                        | 65°C to 150°C                              |
| Operating Ambient Temperature Range    |                        | 40°C to 85°C                               |
| Thermal Resistance Junction to Case    | QFN-16 (3x3x0.75-0.5)* | 8°C/W                                      |
| Thermal Resistance Junction to Ambient | QFN-16 (3x3x0.75-0.5)* | 48°C/W                                     |

(Assume no Ambient Airflow)

Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

\*The package is place on a two layers PCB with 2 ounces copper and 2 square inch, connected by 8 vias.



### **ELECTRICAL CHARACTERISTICS**

( $V_{IN}$ =12V,  $T_A$ =25°C, unless otherwise specified.) (Note1)

| PARAMETER                                   | SYMBOL               | CONDITIONS                                                              | MIN                                      | TYP  | MAX  | UNITS |
|---------------------------------------------|----------------------|-------------------------------------------------------------------------|------------------------------------------|------|------|-------|
| Operating Voltage                           | V <sub>IN</sub>      |                                                                         | 4.5                                      |      | 17   | V     |
| Supply Current                              |                      |                                                                         |                                          | •    | •    |       |
| Shutdown Current                            | I <sub>SHDN</sub>    | V <sub>EN</sub> =0V                                                     |                                          | 1.0  | 4    | μA    |
| Quiescent Current                           | Ι <sub>Q</sub>       | V <sub>EN</sub> =High, I <sub>OUT</sub> =0mA, device not switching      |                                          | 40   |      | μA    |
| _ogic Threshold                             |                      |                                                                         |                                          |      |      |       |
| EN High Level Input Voltage                 | $V_{\text{ENH}}$     |                                                                         | 2.0                                      |      |      | V     |
| EN Low Level Input Voltage                  | V <sub>ENL</sub>     |                                                                         |                                          |      | 0.6  | V     |
| DEF, FSW High Level Input Volt-<br>age      | V <sub>H</sub>       |                                                                         | 1.2                                      |      |      | V     |
| DEF, FSW Low Level Input Volt-<br>age       | VL                   |                                                                         |                                          |      | 0.3  | V     |
| Input Leakage Current (EN, DEF, FSW)        | I <sub>LKG</sub>     | EN=V <sub>IN</sub> or GND; DEF,<br>FSW=V <sub>OUT</sub> or GND          |                                          | 0.01 | 1    | μA    |
| V <sub>REF</sub> Voltage and Feedback Inpu  | t Current            |                                                                         |                                          |      |      |       |
| Feedback Reference Voltage                  | $V_{REF}$            | 4.5V≦V <sub>IN</sub> ≦17V                                               | 0.78                                     | 0.8  | 0.82 | V     |
| Feedback Input Leakage Current              | I <sub>LKG_FB</sub>  | V <sub>FB</sub> =0.8V                                                   |                                          | 1    | 100  | nA    |
| Output                                      |                      |                                                                         |                                          |      |      |       |
| Output Voltage Range                        | V <sub>OUT</sub>     | V <sub>OUT</sub> ≦V <sub>IN</sub>                                       | 0.9                                      |      | 5    | V     |
| Output Over Voltage Protection              | V <sub>OUT_OVP</sub> |                                                                         |                                          | 5.8  |      | V     |
| DEF(Output Voltage Program-                 |                      | DEF=Low                                                                 | V <sub>OUT</sub><br>V <sub>OUT</sub> +5% |      |      |       |
| ming)                                       |                      | DEF=High                                                                |                                          |      |      |       |
| Line Regulation                             |                      | $4.5V \le V_{IN} \le 17V, V_{OUT}=3.3V, I_{OUT}=1A, PWM mode operation$ |                                          | 0.02 |      | %/V   |
| Load Regulation                             |                      | V <sub>IN</sub> =17V, V <sub>OUT</sub> =3.3V, PWM mode operation        |                                          | 0.05 |      | %A    |
| Switch On Resistance                        |                      |                                                                         |                                          |      |      |       |
| High Side Switch On Resistance              | $R_{\text{DS(ON)H}}$ | $5.5V \leq V_{IN}$                                                      |                                          | 90   |      | mΩ    |
| Low Side Switch On Resistance               | R <sub>DS(ON)L</sub> | $5.5V \leq V_{IN}$                                                      |                                          | 45   |      | mΩ    |
| Current Limit                               |                      |                                                                         |                                          |      |      |       |
| High Side Switch Forward Cur-<br>rent Limit | I <sub>LIMIT</sub>   | V <sub>IN</sub> =5.5V                                                   | 4                                        | 6    |      | А     |
| Thermal Shutdown                            |                      |                                                                         |                                          |      |      |       |
| Thermal Threshold                           | T <sub>SD</sub>      |                                                                         |                                          | 150  |      | °C    |
| Thermal Shutdown Hystersis                  | $T_{SD_{HYS}}$       |                                                                         |                                          | 20   |      | °C    |

# **ELECTRICAL CHARACTERISTICS (Continued)**

| PARAMETER                     | SYMBOL                     | CONDITIONS                                                         | MIN  | TYP  | MAX  | UNITS |  |
|-------------------------------|----------------------------|--------------------------------------------------------------------|------|------|------|-------|--|
| On-Time Timer Control         |                            |                                                                    |      |      |      |       |  |
| On-Time                       | t <sub>on</sub>            | V <sub>IN</sub> =12V, V <sub>OUT</sub> =5V, V <sub>FSW</sub> =High |      | 333  |      | ns    |  |
|                               |                            | V <sub>IN</sub> =12V, V <sub>OUT</sub> =5V, V <sub>FSW</sub> =Low  |      | 167  |      | ns    |  |
| Minimum Off-Time              | t <sub>OFF(MIN)</sub>      |                                                                    |      | 60   |      | ns    |  |
| Soft Start                    |                            |                                                                    |      |      |      |       |  |
| SS/TR Source Current          | I <sub>SS</sub>            |                                                                    | 0.5  | 1.6  | 4    | μA    |  |
| Power Good                    |                            |                                                                    |      |      |      |       |  |
| PGOOD Threshold               | $V_{\text{TH}\_\text{PG}}$ | Rising (%V <sub>OUT</sub> )                                        | 89   | 94   | 99   | %     |  |
| PGOOD Hysteresis              |                            |                                                                    |      | 6    |      | %     |  |
| PGOOD Output Low              | $V_{OL_{PG}}$              | I <sub>PG</sub> =-2mA                                              |      | 0.07 | 0.3  | V     |  |
| PGOOD Input Leakage Current   | I <sub>LKG_PG</sub>        | V <sub>PG</sub> =1.8V                                              |      | 1    | 400  | nA    |  |
| Under Voltage Lockout Voltage |                            |                                                                    |      |      |      |       |  |
| UVLO Threshold                | V <sub>UVLO</sub>          | Falling Input Voltage                                              | 3.45 | 3.75 | 4.10 | V     |  |
| UVLO Hystersis                | V <sub>UVLO_HYS</sub>      |                                                                    |      | 250  |      | mV    |  |

Note 1: Specifications are production tested at T<sub>A</sub>=25°C. Specifications over the -40°C to 85°C operating temperature range are assured by design, characterization and correlation with Statistical Quality Controls (SQC).

### **TYPICAL PERFORMANCE CHARACTERISTICS**

) aic



## **TYPICAL PERFORMANCE CHARACTERISTICS (Continued)**



) aic





# TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



aic

Fig. 13 Output Ripple (V<sub>IN</sub>=12V, V<sub>OUT</sub>=3.3V, I<sub>OUT</sub>=10mA)



Fig. 15 EN Start Up (V<sub>IN</sub>=12V, V<sub>OUT</sub>=3.3V, I<sub>OUT</sub>=100mA)



Fig. 17 Load Transient (V<sub>IN</sub>=12V, V<sub>OUT</sub>=3.3V, I<sub>0</sub>=0.5-3A) Fig. 18 Load Transient (V<sub>IN</sub>=12V, V<sub>OUT</sub>=3.3V, I<sub>0</sub>=0.75-2.25A)



Fig. 14 Output Ripple (V<sub>IN</sub>=12V, V<sub>OUT</sub>=3.3V, I<sub>OUT</sub>=3A)



Fig. 16 EN Start Up (V<sub>IN</sub>=12V, V<sub>OUT</sub>=3.3V, I<sub>OUT</sub>=3A)

BLOCK DIAGRAM



**Functional Block Diagram** 

### **PIN DESCRIPTIONS**

| Pin No.     | Pin Name             | Pin Function                                                                                                       |  |  |
|-------------|----------------------|--------------------------------------------------------------------------------------------------------------------|--|--|
| 6           |                      | Analog Ground. Must be connected directly to the Exposed Thermal Pad and                                           |  |  |
| 0 AGND      |                      | common ground plane.                                                                                               |  |  |
| 10          | AVIN                 | Supply voltage for control circuitry. Connect to same source as PVIN.                                              |  |  |
| 8           | DEF                  | Output Voltage Scaling (Low = nominal, High = nominal + 5%)                                                        |  |  |
| 13          | EN                   | Enable input (High = enabled, Low = disabled)                                                                      |  |  |
| 5           | FB                   | Voltage feedback. Connect resistive voltage divider to this pin.                                                   |  |  |
| 7           | FSW                  | Switching Frequency Select (Low = 2.5MHz, High = 1.25MHz for typical opera-<br>tion)                               |  |  |
| 4           | PG                   | Output power good (High = VOUT ready, Low = VOUT below nominal regula-                                             |  |  |
|             |                      | tion); open drain (requires puil-up resistor)                                                                      |  |  |
| 15. 16 PGND |                      | Power ground. Must be connected directly to the Exposed Thermal Pad and                                            |  |  |
|             | common ground plane. |                                                                                                                    |  |  |
| 11, 12      | PVIN                 | Supply voltage for power stage. Connect to same source as AVIN.                                                    |  |  |
| 9           | SS                   | Soft-Start Pin. An external capacitor connected to this pin sets the internal volt-<br>age reference rise time.    |  |  |
| 1, 2, 3     | SW                   | Switch node, which is connected to the internal MOSFET switches. Connect inductor between SW and output capacitor. |  |  |
| 14          | VOS                  | Output voltage sense pin and connection for the control loop circuitry.                                            |  |  |
|             | Exposed              | Must be connected to AGND. Must be soldered to achieve appropriate power                                           |  |  |
| -           | Thermal              | dissipation and mechanical reliability.                                                                            |  |  |
|             | Pad                  |                                                                                                                    |  |  |

## APPLICATION INFORMATION

The AIC2873B is an adaptive on time control synchronous step down converter that can maintain almost fixed switching frequency over full input voltage range. It can deliver up to 3A output current from 4.5V to 17V input voltage. Unlike the traditional fixed frequency PWM control, the adaptive on-time control has the simpler control circuit and the faster transient response. During normal operation, the AIC2873B can regulate its output voltage through a feedback control circuit, which is composed of a comparator, a slope generator, a reference generator and several control signal generators. At the beginning of the switching cycle, the main power switch will be turned on and the synchronous power switch will be turned off through anti-short-through block. The main power switch will be turned off after the internal on-time timer expires. When the main power switch is turned off, the synchronous power switch will be turned on until the summing signal of feedback voltage signal and slope signal is lower than reference voltage signal or the inductor current starts to reverse. The AIC2873B will enter discontinuous conduction mode (DCM) operation while working at light load conditions.

#### **Frequency Selection**

The AIC2873B's pseudo switching frequency can be selected to be either 1.25MHz or 2.5MHz. The pseudo switching frequency is 1.25MHz while FSW pin is connected to high level voltage, and 2.5MHz while FSW pin is connected to low level voltage.

#### Pin-Selectable Output Voltage

The AIC2873B's output voltage can be increased by 5% above the setting value while DEF pin is connected to high level voltage, and its output voltage can be regulated to the setting value while DEF pin is connected to low level voltage.

#### Shutdown

By connecting the EN pin to low level voltage, the AIC2873B can be shut down to reduce the supply current to  $1.0\mu A$  (typical). At this operation mode, the output voltage of step-down converter is equal to 0V.

#### Soft-Start

The AIC2873B provides the soft-start function. Initially, the voltage at SS pin is 0V. Then an internal current source of  $1.6\mu A$  (typ.) charges an external softstart capacitor. During the soft-start period, the voltage at SS pin will limit the feedback threshold voltage at FB pin. When the voltage at SS pin is higher than reference voltage, the feedback threshold voltage at FB pin reaches the desired value. The soft-start time can be calculated in accordance with the following equation.



The soft-start capacitor is discharged to GND when the EN pin is connected to low level voltage.

#### **Power Good Indictor**

AIC2873B contains an on-chip comparator for power good detection. If the output voltage is lower than power good low threshold, the PG pin (an open-drain output) sinks current to GND. When the device is turned off by enable function, UVLO function or thermal shutdown function, the AIC2873B pulls the PG pin low. By connecting PG pin to output capacitor through a resistor, the output capacitor can be discharge in those cases (as shown in figure 19). For reliability, the maximum current into the PG pin should be less than 10mA.

#### **Over Current Protection**

The AIC2873B has a cycle-by-cycle current limit to protect the internal power switches. The cycle-bycycle current limit protection directly limits inductor

peak current. While the current limitation function is activated, the duty cycle will be reduced to limit the output power to protect the internal power switches.

#### **Over Temperature Protection**

The AIC2873B includes a thermal-limiting circuit, which is designed to protect the device from excessive temperature. When the junction temperature exceeds  $T_J$ =150°C, the thermal-limiting circuit turns the internal power switches off and allows the IC to cool. The hysteretic of the over temperature protection is 20°C (typ).

#### **Output Over Voltage Protection**

If the feedback resistor is floating or other situation is happened to make the output voltage is higher than output over voltage protection threshold  $V_{OUT_OVP}$ , the output over voltage protection function will be activated. While the output over voltage protection function is activated, the AIC2873B will stops switching and the output voltage will reduce to 0V. The typical output over voltage protection threshold  $V_{OUT_OVP}$  is 5.8V.

#### 100% Duty Cycle Operation

When the input voltage approaches the output voltage, the AIC2873B smoothly transits to 100% duty cycle operation. This allows AIC2873B to regulate the output voltage until AIC2873B completely enters 100% duty cycle operation. In 100% duty cycle mode, the output voltage is equal to the input voltage minus the voltage, which is the drop across the main power switch.

The AIC2873B achieves 100% duty cycle operation by extending the turn-on time of the main power switch. While the input voltage approaches the output voltage, the switching frequency of power switches reduces gradually to smoothly transit to 100% duty cycle operation.

If input voltage is very close to output voltage, the

switching mode goes from adaptive on-time control mode to 100% duty cycle operation. During this transient state mentioned above, large output ripple voltage may appear on output terminal.

#### Inductor

The inductor selection depends on the current ripple of inductor, the input voltage and the output voltage.

$$L \geq \frac{V_{\text{OUT}}}{f_{\text{SW}} \cdot \Delta I_{\text{L}}} \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)$$

Accepting a large current ripple of inductor allows the use of a smaller inductance. However, higher current ripple of inductor can cause higher output ripple voltage and large core loss. By setting an acceptable current ripple of inductor, a suitable inductance can be obtained from above equation.

In addition, it is important to ensure the inductor saturation current exceeds the peak value of inductor current in application to prevent core saturation. The peak value of inductor current can be calculated according to the following equation.

$$\mathbf{I}_{\text{PEAK}} = \mathbf{I}_{\text{OUT}(\text{max})} + \frac{V_{\text{OUT}}}{2 \times f_{\text{SW}} \cdot L} \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)$$

#### Input Capacitor and Output Capacitor

To prevent the high input voltage ripple and noise resulted from high frequency switching, the use of low ESR ceramic capacitor for the maximum RMS current is recommended. The approximated RMS current of the input capacitor can be calculated according to the following equation.

$$I_{\text{CINRMS}} \approx \sqrt{I_{\text{OUT}(\text{MAX})}^2 \times \frac{V_{\text{OUT}} \left(V_{\text{IN}} - V_{\text{OUT}}\right)}{V_{\text{IN}}^2} + \frac{\Delta I_{\text{L}}^2}{12}}$$

At least a  $10\mu$ F ceramic capacitor is suggested for the input capacitor.

In order to avoid the high input voltage spike to damage the device and noise coupling, a  $0.1\mu$ F input bypass capacitor must be placed from VIN to GND. The

 $0.1\mu$ F input bypass capacitor and the input capacitor should be placed as close to the IC as possible for the best.

The selection of output capacitor depends on the required output voltage ripple. The output voltage ripple can be expressed as:

$$\Delta V_{\text{OUT}} = \frac{\Delta I_{\text{L}}}{8 \times f_{\text{OSC}} \cdot C_{\text{OUT}}} + \text{ESR} \cdot \Delta I_{\text{L}}$$

For lower output voltage ripple, the use of low ESR ceramic capacitor is recommended. The tantalum capacitor can also be used well, but its ESR is larger than that of ceramic capacitor.  $22\mu$ F ceramic capacitor will be needed for the output capacitor.

When choosing the input and output ceramic capacitors, X5R and X7R types are recommended because they retain their capacitance over wider ranges of voltage and temperature than other types.

#### Setting the Output Voltage

The output voltage is set using a resistive voltage divider connected from the output voltage to FB. The voltage divider divides the output voltage down to the feedback voltage by the ratio:

$$V_{FB} = V_{OUT} \, \frac{R_2}{R_1 + R_2}$$

Thus the output voltage is:

$$V_{OUT} = V_{REF} \times \frac{R_1 + R_2}{R_2}$$

For example, for a 3.3V output voltage and  $V_{REF}$ =0.8V,  $R_2$  is 240k $\Omega$ , and  $R_1$  is 750k $\Omega$ .

#### Layout Consideration

In order to ensure a proper operation of AIC2873B, the following points should be managed comprehensively.

1. The  $0.1\mu$ F input bypass capacitor, input capacitor and VIN should be placed as close as possible to each other to reduce the input voltage ripple and noise.

- The output loop, which is consisted of the inductor, the internal power switch and the output capacitor, should be kept as small as possible.
- 3. The routes with large current should be kept short and wide.
- 4. Logically the large current on the converter should flow at the same direction.
- In order to prevent the effect from noise, the IC's GND pin should be placed close to the ground of the input bypass capacitor.
- The FB pin should be connected to the feedback resistors directly and the route should be away from the noise sources.

# APPLICATION EXAMPLES



Fig. 19 Discharge Output Capacitor Through PG Pin

# PHYSICAL DIMENSIONS

#### • QFN-16 (3x3x0.75-0.5)



Note: 1. Refer to JEDEC MO-220 WEED-4,6,7

2. All dimensions are in millimeters,  $\theta$  is in degrees.



| S           | QFN-16 (3x3x0.75-0.5) |      |  |  |
|-------------|-----------------------|------|--|--|
| Y<br>M<br>B | MILLIMETERS           |      |  |  |
| O<br>L      | MIN.                  | MAX. |  |  |
| А           | 0.70                  | 0.80 |  |  |
| A1          | 0.00                  | 0.05 |  |  |
| A3          | 0.20 REF              |      |  |  |
| b           | 0.18                  | 0.30 |  |  |
| D           | 2.90                  | 3.10 |  |  |
| D2          | 1.05                  | 1.80 |  |  |
| E           | 2.90                  | 3.10 |  |  |
| E2          | 1.05                  | 1.80 |  |  |
| е           | 0.50 BSC              |      |  |  |
| L           | 0.30                  | 0.55 |  |  |
| θ           | 0                     | 14   |  |  |

#### Note:

Information provided by AIC is believed to be accurate and reliable. However, we cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in an AIC product; nor for any infringement of patents or other rights of third parties that may result from its use. We reserve the right to change the circuitry and specifications without notice.

Life Support Policy: AIC does not authorize any AIC product for use in life support devices and/or systems. Life support devices or systems are devices or systems which, (I) are intended for surgical implant into the body or (ii) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.